

# California Polytechnic State University Pomona DEPARTMENT OF ELECTRICAL & COMPUTER ENGINEERING

# Circuit Analysis 2 Laboratory ECE 2101L-03 Report #12

LAB 12 – Four-pole Low-Pass Filter

Prepared by
Kevyn Santos & Kaung Nyi Naing

Presented to Sasoun Torousian

April 25, 2024

#### **Introduction:**

In this lab experiment, we will be analyzing a butter worth low-pass active filter. More specifically, we will analyze this filter's flat passband. This filter will consist of resistors, capacitors, and two operational amplifiers. The filter produces a high output voltage and drops quickly to near zero voltage as the frequency is increased. The advantage of using two op-amps is due to how quickly the roll-off happens compared to circuits without op-amps. In the second half of our lab, we will simulate a state-variable filter. These types of filters are designed for high Q band-pass filters but have separate low-pass and high-pass outputs. These filters come in IC packages and allow the user to control gain, bandwidth, and Q using external resistors.

#### **Component List:**

Resistors: one 1.5 k $\Omega$ , four 8.2 k $\Omega$ , two 10 k $\Omega$ , one 22 k $\Omega$ , one 27 k $\Omega$ 

Capacitors: four 0.01 µF, four 1.0 µF

Two LM741C op-amps

#### Part 1: Butter worth low-pass active filter



Figure 1: Circuit Schematic of Butter Worth Low-Pass Active Filter



Figure 2: PCB Schematic of Butter Worth Low-Pass Active Filter



Figure 3: PCB Design of Butter Worth Low-Pass Active Filter



Figure 4: Simulation Schematic of Butter Worth Low-Pass Active Filter



Figure 5: Simulation Results In Linear RMS Voltage



Figure 6: Simulation Results in Log RMS Voltage

## **Measurements:**

| Component       | Listed<br>Value | Measured values |         |         |         |
|-----------------|-----------------|-----------------|---------|---------|---------|
|                 |                 | A1              | B1      | A2      | B2      |
| Ra1,RB1,Ra2,RB2 | 8.2 kΩ          | 8.750 k         | 8.654 k | 8.662 k | 8.504 k |
| Ca1,Ca2,CB1,CB2 | 0.01 μF         | 0.01μ           | 0.01μ   | 0.01μ   | 0.01μ   |
| Rit             | 10 kΩ           | 10.36k          |         |         |         |
| Rf1             | 1.5 kΩ          | 1.521k          |         |         |         |
| Ri2             | 22 kΩ           | 22.18k          |         |         |         |
| Rf2             | 27 kΩ           | 27.36k          |         |         |         |

Table 1: Resistors and Capacitors Measurements

| Frequency | VRL<br>(V)<br>(peak to peak) | VRL (V rms) | VRL<br>(V rms)<br>(Simulation) |
|-----------|------------------------------|-------------|--------------------------------|
| 500 Hz    | 7.11                         | 2.514       | 2.56                           |

| 1000 Hz | 7.11   | 2.514    | 2.55    |
|---------|--------|----------|---------|
| 1500 Hz | 6.73   | 2.379    | 2.40    |
| 2000 Hz | 4.78   | 1.690    | 1.67    |
| 3000 Hz | 1.235  | 0.4366   | 0.430   |
| 4000 Hz | 0.401  | 0.1418   | 0.138   |
| 8000 Hz | 0.0238 | 0.008414 | 0.00909 |

Table 2: Voltages Over Load Resistance Across Frequencies



Plot 1: Frequency vs Vout with linear axes



Plot 2: Frequency vs Vout with logarithm axes

Cutoff frequency = 1831.5 Hz

The measured voltage gain in the passband is 
$$\frac{Vout}{Vin} = \frac{2.514V}{1V} = 2.514$$

It should be 
$$2.5613 = (1 + \frac{1.5k}{10k})(1 + \frac{27k}{22k})$$



Plot 3: 20kHz Prediction Using Trendline Across 3kHz and 8kHz

Vout at frequency of 20kHz is 0.000221V (rms)

The predicted value for VRL (dB) at 22kHz is -73.454.

The known value for VRL (dB) at 2kHz is 4.55.

So the roll of for my filter across 10kHz(22k-2k) is -78.004 (-73.454-4.55).

The percent difference between the theoretical -80dB/decade is 2.495%.

# **Part 2- State Variable Filter**



Figure 7: State Variable Filter Circuit Diagram



Figure 8: PCB Schematic of State Variable Filter



Figure 9: PCB Design of State Variable Filter



Figure 10: Simulation Schematic of State Variable Filter



Figure 11: Simulation Results Showing Upper Bound, Lower Bound, and Center Frequencies Note: The y-axis shows peak-to-peak voltage on a linear scale.



Figure 12: Y-axis In DB Scale Showing The Three Variable States

#### **Calculations:**



| Quantity             | Computed                                                                   | Simulated  |  |
|----------------------|----------------------------------------------------------------------------|------------|--|
| Center Frequency, fo | $= \frac{1}{2\pi RC} = \frac{1}{2\pi^* 1 k^* 0.1 u} = 1591.549 \text{ Hz}$ | 1621.8 Hz  |  |
| Vpp (Center)         |                                                                            | 14.1193    |  |
| Upper cutoff, fcu    |                                                                            | 1.6317 kHz |  |
| Lower cutoff, fc1    |                                                                            | 1.5748 kHz |  |
| Bandwidth, BW        | $=\frac{f0}{Q}$ = 48.229Hz                                                 | 56.9       |  |
| Q                    | =33                                                                        | 28.502     |  |

#### **Conclusion:**

We began this experiment by measuring all of our components to make sure they were the correct values. After confirming our component values, we built our Butterworth low-pass active filter with a 10k load resistor. Once the circuit is built, we will set the voltage to 1.0 Vrms, and the frequency to 500 Hz, and then measure our load voltage (VRL). We will continue this process at the following frequencies: 1000 Hz, 1500 Hz, 2000 Hz, 3000 Hz, 4000 Hz, and 8000 Hz. Then we graphed our measured load voltage values as a function of frequency. We also graphed the Bode plot of Voltage vs Frequency. In the second half of this lab experiment, we simulated a State Variable Filter. With this simulation, we got our simulated: center frequency, Vpp, upper cutoff, lower cutoff, bandwidth, and quality factor. Lastly, we compared these to our computed center frequency, bandwidth, and quality factor. Overall, this lab was extremely insightful and allowed us to work with physical filters and analyze them in the real world.

#### Post Lab:

1. Design a fourth-order low-pass filter with a cutoff frequency of 500 Hz and a passband gain of 10. Use 1 mF capacitors. Sketch the Bode magnitude plot for this filter. Verify your design by simulation. Build a PCB for your design. Show both the schematic and layout and 3d model of your PCB. (5 points)

#### Calculation:

Post Lab 1:
Given: 
$$f_c = 500 \, \text{Hz}$$
, Passband gain = 10,  $C = \text{Im } F$ 

Circuit Diagram

 $V_{in} \stackrel{?}{=} R_{in} \stackrel{?}{=} R$ 



Figure 13: PCB Schematic of Post Lab 1



Figure 14: PCB Design for Post Lab 1



Figure 15: PCB Design in 3D for Post Lab 1



Figure 16: Simulation Schematic of Post Lab 1



Figure 17: Simulation Results Showing Linear Performance of the Filter



Figure 18: Simulation Results Showing dB Scale Performance & 8dB Cut-Off Frequency

Note: Since the filter is fourth order and has a gain of 20dB, fc can be found at 20dB - (3dB\*n) where n is the order of the filter. Thus, the cut-off frequency is close to 8dB.

2. Design a fourth-order Butterworth low-pass filter with a cutoff frequency of 500 Hz and a passband gain of 10. Use as many 1 kæ resistors as possible. Compare the Bode magnitude plot for this Butterworth filter, verify your design by simulation. Build a PCB for your design. Show both the schematic and layout and the 3d model of your PCB. (5 points)

#### **Calculations:**

Post Lab 2:  
Butterworth denorminator 4th: 
$$(1+0.765 s+s^2)(1+1.848s+s^2)$$
  
 $A_{max}$  (pass band gain) =  $10$   
 $H(s)$  (unity gain) =  $\frac{1}{C_1C_2}$  at  $w_0 = \frac{1}{R\sqrt{C_1C_2}} = 1$  and  $R = 1.52$   
if  $s^2 + \frac{2}{C_1}s + \frac{1}{C_1C_2} = 1+0.765s+s^2$   
then  $\frac{2}{C_1} = 0.765$  and  $\frac{1}{C_1C_2} = 1$   
 $C_1 = 2.6144f$   $C_2 = \frac{1}{C_1} = 0.3825$  first stage  
 $C_3 = 1.848$  and  $\frac{1}{C_3C_4} = 1$   
 $C_3 = 1.0822f$   $C_4 = \frac{1}{C_1} = 0.924f$  second stage  
 $C_3 = 1.0822f$  and  $C_4 = 1$   
Thus  $K_m = 1000$  and  $K_f = 3141.5926$   
 $C_5 = \frac{Cold}{Km K_f} \Rightarrow C_1 = 832nf$ ,  $C_2 = 122nf$ ,  $C_3 = 344nf$ ,  $C_4 = 294nf$   
 $C_5 = \frac{Cold}{R_1} \Rightarrow C_1 = 832nf$ ,  $C_2 = 122nf$ ,  $C_3 = 344nf$ ,  $C_4 = 294nf$   
 $C_5 = \frac{Cold}{R_1} \Rightarrow C_1 = 832nf$ ,  $C_2 = 122nf$ ,  $C_3 = 344nf$ ,  $C_4 = 294nf$ 



Figure 19: PCB Schematic of Post-Lab 2



Figure 20: PCB Design of Post-Lab 2



Figure 21: PCB Design in 3D for Post-Lab 2



Figure 23: Simulation Results Showing Cut Off Frequency in Linear Scale Comparison: The Butterworth design produces a voltage that is 0.707 times the maximum voltage at the cut-off frequency. In the non-Butterworth design, the cut-off frequency is placed at half the max voltage in linear scale thus hard to find.



Figure 24: Simulation Results showing -3dB cut-off frequency Comparison: The Butterworth design produces the cut-off frequency at the 17dB point (20dB-3dB). In the non-Butterworth design, the cut-off frequency is at 8dB point (20dB-(3dB\*4)) due to the gain and quality factor affecting the cut-off frequency voltage.



Figure 25: Simulation Results Showing -80dB/decade Roll Off in dB scale